3661 Alchip Technologies Inc.

Alchip Unveils AI 3DIC Design and IP Platform

Alchip Unveils AI 3DIC Design and IP Platform

Showcases packaging and IP integration for next-gen AI functionality

Taipei, Taiwan, Dec. 13, 2023 (GLOBE NEWSWIRE) -- Alchip Technologies today revealed that the company presented a paper at the TSMC 2023 Taiwan Open Innovation Platform® Ecosystem Forum showcasing its ground-breaking collaborative advanced artificial intelligence (AI) 3DIC chiplet design and integrated IP methodology.

The paper, entitled "A Case Study Demonstrating the Advantages of 224G Interconnects and 3DIC Architectures for Artificial Intelligence ICs," provided a detailed explanation of Alchip’s proven design framework, flow and methodology to create a unified platform for die/package exploration, co-design, and analysis. The platform also assembled the bottom die, top die, 3D-APlink interconnects, power and thermal solutions.

Their revolutionary platform focuses on dramatically increasing the computational power required to handle complex neural networks and large datasets. Traditional architectures struggle to efficiently meet these requirements. But now, advanced SerDes IP technology enables larger scale with 2.5D and 3D package interconnection that consumes less power, occupies a smaller footprint, and operates with greater efficiency.

3DIC integration stores larger, more complex neural networks directly on one chiplet, reducing frequent data transfers to external memory, according to the paper. This enhances computational efficiency, reduces energy consumption, and enables real-time processing of larger datasets.

The 3DIC technology stacks compute dies on top of memory and interconnect dies using high-density through-silicon-vias (TSV) and hyper bumps to increase compute transistor density, larger SRAM die, shorter interconnects, improved power efficiency with minimal latency, the authors said.

The paper envisions combining IP-driven interconnects with 3DIC chiplets to address daunting challenges computational power, memory capacity, and interconnect optimization challenges. AI chip designers are now freed to push the boundaries of AI capabilities, leading to more powerful, efficient, and scalable artificial intelligence systems.

Alchip revealed in the presentation that they designed the 3DIC device using TSMC’s CoWoS® advanced packaging to integrate the advanced SerDes IP. The package design has undergone thorough simulation for signal integrity (SI), power integrity (PI), and thermal considerations. A third-party user provided guidance on package breakout, thermal management, and PI consideration and have successfully completed a comprehensive system design, the paper announced.

For more information, go to 

About Alchip

Alchip Technologies Ltd., founded in 2003 and headquartered in Taipei, Taiwan, is a leading global provider of silicon and design and production services for system companies developing complex and high-volume ASICs and SoCs.  Alchip provides faster time-to-market and cost-effective solutions for SoC design at mainstream and advanced process technology. Alchip has built its reputation as a high-performance ASIC leader through its advanced 2.5D/3D package services, CoWoS/chiplet design and manufacturing management. Customers include global leaders in AI, HPC/supercomputer, mobile phones, entertainment device, networking equipment and other electronic product categories. Alchip is listed on the Taiwan Stock Exchange (TWSE: 3661). 



Charles Byers
Alchip Technologies
+ (408)-310-9244
 
EN
13/12/2023

Underlying

To request access to management, click here to engage with our
partner Phoenix-IR's CorporateAccessNetwork.com

Reports on Alchip Technologies Inc.

 PRESS RELEASE

Alchip Joins Arm Total Design Ecosystem

Alchip Joins Arm Total Design Ecosystem Enhances collaboration on high-performance computing ASIC CPU designs powered by Arm Neoverse Compute Subsystems Taipei, Taiwan, Oct. 14, 2025 (GLOBE NEWSWIRE) -- Alchip Technologies, a leading fabless semiconductor company, announced today that it is joining Arm® Total Design, an ecosystem of industry leaders collaborating to accelerate and simplify the development of silicon based on Arm Neoverse® Compute Subsystems (CSS). The goal of Arm Total Design is to reduce barriers to custom silicon by bringing together the IP, tools, and ecosystem par...

 PRESS RELEASE

Alchip and Ayar Labs Unveil Co-Packaged Optics for AI Datacenter Scale...

Alchip and Ayar Labs Unveil Co-Packaged Optics for AI Datacenter Scale-Up Joint innovation enables ultra-high bandwidth, low latency, high radix, and energy efficiency for multi-rack AI clusters SAN JOSE, Calif., Sept. 26, 2025 (GLOBE NEWSWIRE) -- At the 2025 TSMC North America Open Innovation Platform® (OIP) Ecosystem Forum, Alchip Technologies, the high-performance ASIC leader, and Ayar Labs, a leader in co-packaged optics (CPO) for large-scale AI workloads,  unveiled a CPO solution that is designed to efficiently extend scale-up network connectivity beyond traditional rack boundaries...

 PRESS RELEASE

Alchip 3DIC Test Chip Tape Out Validates Ecosystem Readiness

Alchip 3DIC Test Chip Tape Out Validates Ecosystem Readiness Proves out Integrated Solution and IP Components Taipei, Taiwan, Sept. 04, 2025 (GLOBE NEWSWIRE) -- Alchip Technologies, the dedicated high-performance and AI computing ASIC leader, validated its 3DIC ecosystem readiness with results from its 3DIC test chip tape out. The results vaulted Alchip into a clear 3DIC technology leadership because it validated an entire, integrated 3DIC solution, as well as its various elements.  The test chip provided CPU/NPU core demonstration, UCIe and PCIe PHY preparation, Lite-IO infrastructur...

 PRESS RELEASE

Alchip Technologies Reports 2025 Second Quarter Financial Results

Alchip Technologies Reports 2025 Second Quarter Financial Results Show Revenue and Net Income Incremental Declines Taipei, Taiwan, Aug. 27, 2025 (GLOBE NEWSWIRE) -- Alchip Technologies reported second quarter incremental declines in year-over-year and quarter-on-quarter financial results. Second quarter 2025 revenue is $297.4 million, down 29.4% from second quarter 2024 revenue of $421 million. It is also 6.7 % lower than the first quarter 2025 revenue of $318.7 million. Net income for the second quarter 2025 is $42.9 million, down 12.8 % from second quarter 2024 net income of $49.3...

Pierre FerraguÊ
  • Pierre FerraguÊ

CoreWeave profitability; DeepSeek’s ASIC try; Semicap; PC pull-forward...

As always, during earnings season, we wrap-up what happened in the previous week. For our main takes summarized on a single slide, and a few words on each of the 9 names we followed last week, follow the link below.

ResearchPool Subscriptions

Get the most out of your insights

Get in touch